

## **Electronics II**

## **Mid Semester Exam II**

Date: 13th March 2014 **Time: 60 Minutes** Max Marks. 30 Notes: If not mentioned, then you can ignore I<sub>B</sub> in problem solving. Marks of each question are mention against it. Assumptions made should be written clearly. 1: For the circuit given in figure 1, find out R<sub>E</sub>, R<sub>C</sub>, R<sub>B</sub>, V<sub>E</sub>, and V<sub>C</sub>. [5] 2: Design a common emitter voltage divider biased amplifier with  $V_{CC} = 20V$ ,  $I_C = 10mA$ ,  $\beta = 100$  and Q point is at the centre. [5] 3: In the Common base amplifier given in figure 2, find out I<sub>E</sub>, V<sub>C</sub>, V<sub>E</sub>, Av, Zi, Zo and Avs. Also plot the input voltage graph at emitter and output voltage at collector. (Both AC and DC voltages are to be considered in the waveform.) 4: For cascaded amplifier given in Figure 3, find out Av1, Av2 (Voltage gains of each stage with load), Av<sub>T</sub> (total gain of the system w.r.t vi) and vo. [5] 5: For the circuit given in figure 4, find out the values of I<sub>C</sub>, I<sub>B</sub>, V<sub>C</sub> and V<sub>E</sub>. [5]